Dey, Somdip and Singh, Amit Kumar and Saha, Sangeet and Wang, Xiaohang and McDonald-Maier, Klaus (2019) RewardProfiler: A Reward Based Design Space Profiler on DVFS Enabled MPSoCs. In: 2019 6th IEEE International Conference on Cyber Security and Cloud Computing (CSCloud)/ 2019 5th IEEE International Conference on Edge Computing and Scalable Cloud (EdgeCom), 2019-06-21 - 2019-06-23, Paris.
Dey, Somdip and Singh, Amit Kumar and Saha, Sangeet and Wang, Xiaohang and McDonald-Maier, Klaus (2019) RewardProfiler: A Reward Based Design Space Profiler on DVFS Enabled MPSoCs. In: 2019 6th IEEE International Conference on Cyber Security and Cloud Computing (CSCloud)/ 2019 5th IEEE International Conference on Edge Computing and Scalable Cloud (EdgeCom), 2019-06-21 - 2019-06-23, Paris.
Dey, Somdip and Singh, Amit Kumar and Saha, Sangeet and Wang, Xiaohang and McDonald-Maier, Klaus (2019) RewardProfiler: A Reward Based Design Space Profiler on DVFS Enabled MPSoCs. In: 2019 6th IEEE International Conference on Cyber Security and Cloud Computing (CSCloud)/ 2019 5th IEEE International Conference on Edge Computing and Scalable Cloud (EdgeCom), 2019-06-21 - 2019-06-23, Paris.
Abstract
Resource mapping on a heterogeneous multi-processor system-on-chip (MPSoC) imposes enormous challenges such as identifying important design points for appropriate resource mapping for improved efficiency or performance, time consumption of exploring all the important design points for each profiled applications, etc. Moreover, incorporating a profiler into integrated development environments (IDEs) in order to achieve more detailed and accurate profiling information? on the application being targeted during runtime such that improved efficiency or performance while executing the application is achieved, the runtime resource management decision to achieve such improved "reward" has to be utilized in a certain way. In this paper, we propose a hybrid approach of resource mapping technique on DVFS enabled MPSoC, which is suitable for IDE integration due to the reduced design points in our methodology resulting in significant reduction in profiling time. We coined our approach as "RewardProfiler" (a Reward based design space Profiler), which is well capable of reducing the design space exploration without losing most of the important design points based on our heuristic approach. In our strategy, an application has to be mapped onto the available resources in such a way so that the "reward" obtained can be maximized. Our approach can also be utilized to maximize multiple "rewards" (Multivariate Reward Maximization) while executing an application. Implementation of our RewardProfiler on the Exynos 5422 MPSoC reveals the efficacy of our proposed approach under various experimental test cases and has a potential of saving 170× more time in profiling for our chosen MPSoC compared to the state-of-the-art methodologies.
Item Type: | Conference or Workshop Item (Paper) |
---|---|
Additional Information: | Published proceedings: 2019 6th IEEE International Conference on Cyber Security and Cloud Computing (CSCloud)/ 2019 5th IEEE International Conference on Edge Computing and Scalable Cloud (EdgeCom) |
Uncontrolled Keywords: | Reward; profiler; IDE; design space exploration; multiprocessor systems-on-chip (MPSoCs) |
Divisions: | Faculty of Science and Health Faculty of Science and Health > Computer Science and Electronic Engineering, School of |
SWORD Depositor: | Unnamed user with email elements@essex.ac.uk |
Depositing User: | Unnamed user with email elements@essex.ac.uk |
Date Deposited: | 21 Jul 2020 08:57 |
Last Modified: | 30 Oct 2024 21:40 |
URI: | http://repository.essex.ac.uk/id/eprint/27614 |
Available files
Filename: conference_041818.pdf